

Click to view price, real time Inventory, Delivery & Lifecycle Information ;

# PCM4202DBR

# Texas instruments

Audio A/D Converter ICs 24-Bit/192kHz 118dB Stereo Audio A/D

Any questions, please feel free to contact us. info@kaimte.com





# High-Performance 24-Bit, 216kHz Sampling Stereo Audio Analog-to-Digital Converter

### FEATURES

- **Two High-Performance Delta-Sigma** Analog-to-Digital Converters
  - 24-Bit Linear PCM or 1-Bit Direct Stream **Digital (DSD) Output Data**
  - Supports PCM Output Sampling Rates up to 216kHz
  - Supports 64f<sub>S</sub> and 128f<sub>S</sub> DSD Output Data Rates
- **Dynamic Performance: PCM Output** 
  - Dynamic Range (V<sub>IN</sub> = -60dBFS, f<sub>IN</sub> = 1kHz, A-Weighted): 118dB
  - THD+N (V<sub>IN</sub> = -0.5dB, f<sub>IN</sub> = 1kHz): -105dB
- Dynamic Performance: DSD Output, 64fs
  - Dynamic Range (A-Weighted): 115dB
    - THD+N (V<sub>IN</sub> = -0.5dB, f<sub>IN</sub> = 1kHz): -102dB
- **Audio Serial Port** 
  - 24-Bit Linear PCM Output Data
  - Master or Slave Mode Operation
  - Supports Left-Justified, Right-Justified, and I<sup>2</sup>S<sup>™</sup> Data Formats
  - **Additional PCM Output Features:** 
    - Linear-Phase Digital Decimation Filter
    - Digital High-Pass Filter for DC Removal
    - Clipping Flag Output for Each Channel
- Power Supplies: +5V Analog and +3.3V Digital
- **Power Dissipation:** 
  - $f_S = 48$ kHz: 308mW typical
  - f<sub>S</sub> = 96kHz: 338mW typical
  - $f_S = 192 \text{kHz}$ : 318mW typical
- **Power-Down Mode**

**AA** 

- Available in a SSOP-28 Package
- Pin- and Function-Compatible with the **PCM1804**

### APPLICATIONS

- **Digital Recorders and Mixing Desks**
- **Digital Audio Effects Processors**
- **Broadcast Studio Equipment**
- Surround-Sound Encoders
- **High-End A/V Receivers**

### DESCRIPTION

The PCM4202 is a high-performance, stereo audio analog-to-digital (A/D) converter designed for professional and broadcast audio applications. The PCM4202 architecture utilizes a 1-bit delta-sigma modulator per channel, incorporating a novel density modulated dither scheme for improved dynamic performance.

The PCM4202 supports 24-bit linear PCM output data, with sampling frequencies up to 216kHz. The PCM4202 can also be configured to output either 64x or 128x oversampled, 1-bit direct stream digital (DSD) data for each channel. Support for PCM and DSD output formats makes the PCM4202 suitable for a variety of digital audio recording and processing applications.

The PCM4202 includes a flexible audio serial port interface, which supports standard audio data formats. Audio data format selection, sampling mode configuration, and high-pass filter functions are all programmed using dedicated control pins.

The PCM4202 operates from a +5V analog power supply and a +3.3V digital power supply. The digital I/O pins are compatible with +3.3V logic families. The PCM4202 is available in a small SSOP-28 package.

I2S is a registered trademark of Royal Philips Electronics B.V., The Netherlands. All other trademarks are the property of their respective owners. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

semiconductor products and disclaimers thereto appears at the end of this data sheet.

j, **Texas** INSTRUMENTS www.ti.com

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments

Copyright © 2003-2004, Texas Instruments Incorporated

## PCM4202



#### SBAS290B - JULY 2003 - SEPTEMBER 2004



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted<sup>(1)</sup>

|                                             |                                                               | PCM4202                         | UNIT |
|---------------------------------------------|---------------------------------------------------------------|---------------------------------|------|
| Querra have the sec                         | VCC                                                           | +6.0                            | V    |
| Supply voltage                              | V <sub>DD</sub>                                               | +3.6                            | V    |
| Ground voltage differences                  | (any AGND to DGND)                                            | ±0.1                            | V    |
| Digital input voltage                       | FMT0, FMT1, S/M, FS0, FS1, FS2, SCKI,<br>RST, HPFD, BCK, LRCK | –0.3 to (V <sub>DD</sub> + 0.3) | V    |
| Analog input voltage                        | VINL+, VINL-, VINR+, VINR-                                    | -0.3 to (V <sub>CC</sub> + 0.3) | V    |
| Input current (any pin except supplies)     |                                                               | ±10mA                           | V    |
| Operating temperature range                 |                                                               | -10 to +70                      | °C   |
| Storage temperature range, T <sub>STG</sub> |                                                               | -65 to +150                     | °C   |

(1) Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

#### PACKAGE/ORDERING INFORMATION

For the most current package and ordering information, see the Package Option Addendum located at the end of this datasheet.

#### **PIN ASSIGNMENT**



### **Terminal Functions**

| TERMINAL |                    |        |                                                                                |
|----------|--------------------|--------|--------------------------------------------------------------------------------|
| PIN NO.  | NAME               | I/O    | DESCRIPTION                                                                    |
| 1        | VREFL              | Output | Left Channel Voltage Reference                                                 |
| 2        | AGNDL              | Ground | Left Channel Reference Ground                                                  |
| 3        | VCOML              | Output | Left Channel DC Common-mode Voltage, +2.5V Typical                             |
| 4        | VINL+              | Input  | Left Channel Non-inverting Analog Input                                        |
| 5        | VINL-              | Input  | Left Channel Inverting Analog Input                                            |
| 6        | FMT0               | Input  | Audio Data Format Selection                                                    |
| 7        | FMT1               | Input  | Audio Data Format Selection                                                    |
| 8        | S/M                | Input  | Audio Serial Port Slave/Master Mode Selection (0 = Master, 1 = Slave)          |
| 9        | FS0                | Input  | Sampling Mode Selection                                                        |
| 10       | FS1                | Input  | Sampling Mode Selection                                                        |
| 11       | FS2                | Input  | Sampling Mode Selection                                                        |
| 12       | HPFD               | Input  | High-pass Filter Disable (Active High)                                         |
| 13       | DGND               | Ground | Digital Ground                                                                 |
| 14       | V <sub>DD</sub>    | Power  | Digital Power Supply, +3.3V                                                    |
| 15       | DATA<br>or DSDR    | Output | Audio Serial Port Left and Right Channel PCM Data<br>or Right Channel DSD Data |
| 16       | BCK<br>or DSDL     | I/O    | Audio Serial Port Bit (or Data) Clock<br>or Left Channel DSD Data Output       |
| 17       | LRCK<br>or DSDBCK  | I/O    | Audio Serial Port Left/Right (or Word) Clock<br>or DSD Data Clock Output       |
| 18       | SCKI               | Input  | System Clock                                                                   |
| 19       | RST                | Input  | Reset/Power-down (Active Low with internal pull-up)                            |
| 20       | CLIPR              | Output | Right Channel Clipping Flag (Active High)                                      |
| 21       | CLIPL              | Output | Left Channel Clipping Flag (Active High)                                       |
| 22       | VCC                | Power  | Analog Power Supply, +5V                                                       |
| 23       | AGND               | Ground | Analog Ground                                                                  |
| 24       | V <sub>IN</sub> R- | Input  | Right Channel Inverting Analog Input                                           |
| 25       | VINR+              | Input  | Right Channel Non-inverting Analog Input                                       |
| 26       | VCOMR              | Output | Right Channel DC Common-mode Voltage, +2.5V Typical                            |
| 27       | AGNDR              | Ground | Right Channel Reference Ground                                                 |
| 28       | V <sub>REF</sub> R | Output | Right Channel Voltage Reference                                                |



#### **ELECTRICAL CHARACTERISTICS**

All parameters are specified at  $T_A = +25^{\circ}C$  with  $V_{CC} = +5V$ ,  $V_{DD} = +3.3V$ , and a measurement bandwidth from 20Hz to 20kHz, unless otherwise noted. System clock frequency is equal to 256f<sub>S</sub> for Single and Dual Rate sampling modes, and 128f<sub>S</sub> for Quad Rate sampling mode.

|                                    |                 |                                       | PCM4202               |                 |                       |                 |
|------------------------------------|-----------------|---------------------------------------|-----------------------|-----------------|-----------------------|-----------------|
| PARAMETER                          |                 | CONDITIONS                            | MIN                   | TYP             | MAX                   | UNITS           |
| RESOLUTION                         |                 |                                       |                       | 24              |                       | Bits            |
| AUDIO DATA FORMAT                  |                 |                                       | <b>I</b>              |                 |                       |                 |
| Linear PCM interface formats       |                 | Two's complement, MSB first data      | l <sup>2</sup> S, L   | eft or Right Ju | stified               |                 |
| Linear PCM word length             |                 |                                       |                       | 24              |                       | Bits            |
| Direct Stream Digital (DSD) output | ut              |                                       |                       | 1               |                       | Bit             |
| DIGITAL CHARACTERISTICS            |                 |                                       |                       |                 |                       |                 |
| Input logic level                  | ∨ <sub>IH</sub> |                                       | 0.7 x V <sub>DD</sub> |                 | V <sub>DD</sub>       | V               |
|                                    | VIL             |                                       | 0                     |                 | 0.3 x V <sub>DD</sub> | V               |
| Output logic level                 | VOH             | $I_{OH} = -2mA$                       | 0.8 x V <sub>DD</sub> |                 |                       | V               |
|                                    | V <sub>OL</sub> | $I_{OL} = +2mA$                       |                       |                 | 0.2 x V <sub>DD</sub> | V               |
| Input current                      | Чн              | $V_{IN} = V_{DD}$                     |                       |                 | +10                   | μΑ              |
|                                    | ١ <sub>١L</sub> | $V_{IN} = 0V$                         |                       |                 | -10                   | μΑ              |
| Input current <sup>(1)</sup>       | Чн              | $V_{IN} = V_{DD}$                     |                       |                 | +25                   | μΑ              |
|                                    | ЧL              | $V_{IN} = 0V$                         |                       |                 | -25                   | μΑ              |
|                                    |                 | Single rate                           | 8                     |                 | 54                    | kHz             |
| Sampling frequency <sup>(2)</sup>  | fs              | Dual rate                             | 54                    |                 | 108                   | kHz             |
|                                    |                 | Quad rate                             | 108                   |                 | 216                   | kHz             |
| System clock duty cycle            |                 |                                       | 45                    | 50              | 55                    | %               |
|                                    |                 | Single rate, SCKI = 256f <sub>S</sub> | 2.048                 |                 | 13.824                | MHz             |
|                                    |                 | Single rate, SCKI = 384f <sub>S</sub> | 3.072                 |                 | 20.736                | MHz             |
|                                    |                 | Single rate, SCKI = 512f <sub>S</sub> | 4.096                 |                 | 27.648                | MHz             |
| Custom shall for success (2)       |                 | Single rate, SCKI = 768f <sub>S</sub> | 6.144                 |                 | 38.4                  | MHz             |
| System clock nequency -/           |                 | Dual rate, SCKI = 256f <sub>S</sub>   | 13.824                |                 | 27.648                | MHz             |
|                                    |                 | Dual rate, SCKI = 384f <sub>S</sub>   | 20.736                |                 | 38.4                  | MHz             |
|                                    |                 | Quad rate, SCKI = 128f <sub>S</sub>   | 13.824                |                 | 27.648                | MHz             |
|                                    |                 | Quad rate, SCKI = 192f <sub>S</sub>   | 20.736                |                 | 38.4                  | MHz             |
| ANALOG OUTPUTS                     |                 |                                       |                       |                 | -                     |                 |
| Input voltage, full-scale          |                 | Differential input                    |                       | 6.0             |                       | V <sub>PP</sub> |
| Input impedance                    |                 |                                       |                       | 3               |                       | kΩ              |
| Common-mode rejection              |                 |                                       |                       | 85              |                       | dB              |
| DC PERFORMANCE                     |                 |                                       |                       |                 | _                     | -               |
| Output offset error                |                 | HPFD = 1                              |                       | ±4              |                       | % of FSR        |
| Gain error                         |                 |                                       |                       | ±4              |                       | % of FSR        |
| Gain mismatch channel-to-chann     | el              |                                       |                       | ±3              |                       | % of FSR        |

(1) Applies to the  $\overline{RST}$  input, pin 19.

(2) Single, Dual, and Quad Rate sampling modes are described within this data sheet.

(3) Dynamic performance parameters are measured using an Audio Precision System Two Cascade or Cascade Plus test system. The measurement bandwidth is limited by using the Audio Precision 22Hz high-pass filter in combination with the Audio Precision 20kHz, fs/2, or a user-defined 40kHz low-pass filter. All A-weighted measurements are performed using the Audio Precision A-weighting filter in combination with the previously mentioned filters.



#### **ELECTRICAL CHARACTERISTICS (continued)**

All parameters are specified at  $T_A = +25^{\circ}C$  with  $V_{CC} = +5V$ ,  $V_{DD} = +3.3V$ , and a measurement bandwidth from 20Hz to 20kHz, unless otherwise noted. System clock frequency is equal to 256fs for Single and Dual Rate sampling modes, and 128fs for Quad Rate sampling mode.

|                                     |       |                                                        | PCM4202 |      |     |       |
|-------------------------------------|-------|--------------------------------------------------------|---------|------|-----|-------|
| PARAMETER                           |       | CONDITIONS                                             | MIN     | TYP  | MAX | UNITS |
| DYNAMIC PERFORMANCE <sup>(3)</sup>  | 1     |                                                        |         | 1    |     | 1     |
| f <sub>S</sub> = 48kHz, Single Rate |       | BW = 20Hz to 20kHz                                     |         |      |     |       |
| Total harmonic distortion + noise   | THD+N | $V_{IN} = -0.5 dBFS$ , $f_{IN} = 1 kHz$                |         | -105 | -95 | dB    |
| Dynamic range                       |       | $V_{IN} = -60 dBFS$ , $f_{IN} = 1 kHz$ , A-Weighted    | 112     | 118  |     | dB    |
| Dynamic range, no weighting         |       | $V_{IN} = -60 dBFS$ , $f_{IN} = 1 kHz$                 |         | 116  |     | dB    |
| Channel separation                  |       |                                                        | 100     | 120  |     | dB    |
| f <sub>S</sub> = 96kHz, Dual Rate   |       | BW = 20Hz to $40kHz$                                   |         |      |     |       |
| Total harmonic distortion + noise   | THD+N | $V_{IN} = -0.5 dBFS$ , $f_{IN} = 1 kHz$                |         | -105 |     | dB    |
| Dynamic range                       |       | $V_{IN} = -60 dBFS$ , $f_{IN} = 1 kHz$ , A-Weighted    |         | 118  |     | dB    |
| Dynamic range, no weighting         |       | $V_{IN} = -60 dBFS$ , $f_{IN} = 1 kHz$                 |         | 112  |     | dB    |
| Channel separation                  |       |                                                        |         | 120  |     | dB    |
| f <sub>S</sub> = 192kHz, Quad Rate  |       | BW = 20Hz to $40kHz$                                   |         |      |     |       |
| Total harmonic distortion + noise   | THD+N | $V_{IN} = -0.5 dBFS$ , $f_{IN} = 1 kHz$                |         | -103 |     | dB    |
| Dynamic range                       |       | $V_{IN} = 0V_{RMS}$ , A-Weighted                       |         | 117  |     | dB    |
| Dynamic range, no weighting         |       | $V_{IN} = 0V_{RMS}$                                    |         | 108  |     | dB    |
| Channel separation                  |       |                                                        |         | 120  |     | dB    |
| DSD Output, 64f <sub>S</sub> Rate   |       | DSDBCK = 2.8224MHz                                     |         |      |     |       |
| Total harmonic distortion + noise   | THD+N | $V_{IN} = -0.5 dBFS$ , $f_{IN} = 1 kHz$                |         | -102 |     | dB    |
| Dynamic range                       |       | $V_{IN} = -60 dBFS$ , $f_{IN} = 1 kHz$ , A-Weighted    |         | 115  |     | dB    |
| Channel separation                  |       |                                                        |         | 120  |     | dB    |
| DSD Output, 128f <sub>S</sub> Rate  |       | DSDBCK = 5.6448MHz                                     |         |      |     |       |
| Total harmonic distortion + noise   | THD+N | $V_{IN} = -0.5 dBFS$ , $f_{IN} = 1 kHz$                |         | -105 |     | dB    |
| Dynamic range                       |       | $V_{IN}$ = -60dBFS, f <sub>IN</sub> = 1kHz, A-Weighted |         | 118  |     | dB    |
| Channel separation                  |       |                                                        |         | 120  |     | dB    |

(1) Applies to the  $\overline{RST}$  input, pin 19.

(2) Single, Dual, and Quad Rate sampling modes are described within this data sheet.

(3) Dynamic performance parameters are measured using an Audio Precision System Two Cascade or Cascade Plus test system. The measurement bandwidth is limited by using the Audio Precision 22Hz high-pass filter in combination with the Audio Precision 20kHz, f<sub>S</sub>/2, or a user-defined 40kHz low-pass filter. All A-weighted measurements are performed using the Audio Precision A-weighting filter in combination with the previously mentioned filters.



#### **ELECTRICAL CHARACTERISTICS (continued)**

All parameters are specified at  $T_A = +25^{\circ}C$  with  $V_{CC} = +5V$ ,  $V_{DD} = +3.3V$ , and a measurement bandwidth from 20Hz to 20kHz, unless otherwise noted. System clock frequency is equal to 256f<sub>S</sub> for Single and Dual Rate sampling modes, and 128f<sub>S</sub> for Quad Rate sampling mode.

|                               |                                                          | PCM4202             |                       |                     |       |
|-------------------------------|----------------------------------------------------------|---------------------|-----------------------|---------------------|-------|
| PARAMETER                     | CONDITIONS                                               | MIN                 | TYP                   | MAX                 | UNITS |
| DIGITAL DECIMATION FILTER     | 1                                                        | 1                   |                       | .1                  | 1     |
| Passband edge                 | Single and Dual Rate                                     |                     |                       | 0.453fs             | Hz    |
| Passband ripple               | Single and Dual Rate                                     |                     |                       | ±0.005              | dB    |
| Passband edge                 | Single and Dual Rate                                     | 0.547f <sub>S</sub> |                       |                     | Hz    |
| Stop band attenuation         | Single and Dual Rate                                     | -100                |                       |                     | dB    |
| Group delay                   | Single and Dual Rate                                     |                     | 37/f <sub>S</sub>     |                     | sec   |
| Passband edge (-0.005dB)      | Quad Rate                                                |                     |                       | 0.375f <sub>S</sub> | Hz    |
| -3dB cutoff frequency         | Quad Rate                                                |                     |                       | 0.490f <sub>S</sub> | Hz    |
| Passband ripple               | Quad Rate                                                |                     |                       | ±0.005              | dB    |
| Passband edge                 | Quad Rate                                                | 0.770f <sub>S</sub> |                       |                     | Hz    |
| Stop band attenuation         | Quad Rate                                                | -135                |                       |                     | dB    |
| Group delay                   | Quad Rate                                                |                     | 9.5/f <sub>S</sub>    |                     | sec   |
| DIGITAL HIGH PASS FILTER      |                                                          | •                   |                       |                     |       |
| Frequency response (-3dB)     |                                                          |                     | f <sub>S</sub> /48000 |                     | Hz    |
| POWER SUPPLY                  |                                                          | •                   |                       |                     |       |
| Voltage range V <sub>CC</sub> |                                                          | +4.75               | +5.0                  | +5.25               | VDC   |
| V <sub>DD</sub>               |                                                          | +3.0                | +3.3                  | +3.6                | VDC   |
| Operating supply current      | V <sub>CC</sub> = +5V, V <sub>DD</sub> = +3.3V           |                     |                       |                     |       |
|                               | f <sub>S</sub> = 48kHz, Single Rate                      |                     | 55                    | 65                  | mA    |
|                               | f <sub>S</sub> = 96kHz, Dual Rate                        |                     | 55                    | 65                  | mA    |
|                               | f <sub>S</sub> = 192kHz, Quad Rate                       |                     | 55                    | 65                  | mA    |
| IDD                           | V <sub>CC</sub> = +5V, V <sub>DD</sub> = +3.3V           |                     |                       |                     |       |
|                               | f <sub>S</sub> = 48kHz, Single Rate                      |                     | 10                    | 12                  | mA    |
|                               | f <sub>S</sub> = 96kHz, Dual Rate                        |                     | 19                    | 25                  | mA    |
|                               | f <sub>S</sub> = 192kHz, Quad Rate                       |                     | 13                    | 15                  | mA    |
| Power-down mode current       | $V_{CC} = +5V$ , $V_{DD} = +3.3V$ , $\overline{RST} = 0$ |                     |                       |                     |       |
| Icc                           | Clocks applied                                           |                     |                       | 10                  | mA    |
| IDD                           | Clocks applied                                           |                     |                       | 2                   | mA    |
| Total power dissipation       | V <sub>CC</sub> = +5V, V <sub>DD</sub> = +3.3V           |                     |                       |                     |       |
|                               | f <sub>S</sub> = 48kHz, Single Rate                      |                     | 308                   | 365                 | mW    |
|                               | f <sub>S</sub> = 96kHz, Dual Rate                        |                     | 338                   | 408                 | mW    |
|                               | f <sub>S</sub> = 192kHz, Quad Rate                       |                     | 318                   | 375                 | mW    |

(1) Applies to the  $\overline{RST}$  input, pin 19.

(2) Single, Dual, and Quad Rate sampling modes are described within this data sheet.

(3) Dynamic performance parameters are measured using an Audio Precision System Two Cascade or Cascade Plus test system. The measurement bandwidth is limited by using the Audio Precision 22Hz high-pass filter in combination with the Audio Precision 20kHz, fs/2, or a user-defined 40kHz low-pass filter. All A-weighted measurements are performed using the Audio Precision A-weighting filter in combination with the previously mentioned filters.



### **TYPICAL CHARACTERISTICS**

TEXAS TRUMENTS www.ti.com





# **TYPICAL CHARACTERISTICS (continued)**





### **TYPICAL CHARACTERISTICS (continued)**





# **TYPICAL CHARACTERISTICS (continued)**





### **TYPICAL CHARACTERISTICS (continued)**





#### **PRODUCT OVERVIEW**

The PCM4202 is a high-performance, stereo audio analog-to-digital (A/D) converter designed for use in professional and broadcast audio applications. The PCM4202 features 24-bit linear PCM or 1-bit Direct Stream Digital (DSD) data output capability for both channels. Sampling rates up to 216kHz are supported for PCM output formats, while 64x or 128x oversampled 1-bit data is supported for DSD output mode. Native support for both PCM and DSD data formats makes the PCM4202 ideal for use in a wide variety of audio recording and processing applications.

The PCM4202 features 1-bit delta-sigma modulators employing density modulated dither for improved dynamic performance. Differential voltage inputs are utilized for the modulators, providing excellent common-mode rejection. On-chip voltage references are provided for the modulators, in addition to generating DC common-mode bias voltage outputs for use with external input circuitry. Linear phase digital decimation filtering is provided for the 24-bit PCM data outputs, with a minimum stop band attenuation of -100dB for all sampling modes.

The PCM output mode features clipping flag outputs for each channel, as well as a digital high-pass filter for DC removal. The PCM4202 may be configured using dedicated input pins for sampling mode and audio data format selection, high-pass filter enable/disable, and reset/power-down operation.

A +5V power supply is required for the analog section of the device, while a +3.3V power supply is required for the digital circuitry. Figure 1 shows the functional block diagram for the PCM4202.



Figure 1. PCM4202 Functional Block Diagram



#### **ANALOG INPUTS**

The PCM4202 includes two channels of A/D conversion, each with its own pair of differential voltage input pins. The V<sub>IN</sub>L+ (pin 4) and V<sub>IN</sub>L- (pin 5) inputs correspond to Left channel input, while V<sub>IN</sub>R+ (pin 25) and V<sub>IN</sub>R- (pin 24) correspond to the Right channel input. The average input impedance of each input pin is  $3k\Omega$ .

Each analog input pair accepts a full-scale input voltage of approximately  $6.0V_{PP}$  differential, which corresponds to a  $2.12V_{RMS}$  or +8.75dBu input swing. The analog input should not swing below analog ground or above the  $V_{CC}$  power supply by more than 300mV. Refer to the *Applications Information* section of this datasheet for an example input buffer circuit.

#### VOLTAGE REFERENCES AND COMMON MODE BIAS VOLTAGE OUTPUTS

The PCM4202 includes two on-chip voltage references, one each for the Left and Right channels. The V<sub>REF</sub>L (pin 1) and V<sub>REF</sub>R (pin 28) outputs correspond to high reference outputs for Left and Right channels, respectively. De-coupling capacitors are connected between each of these pins and the corresponding reference ground pin, either AGNDL (pin 2) for the V<sub>REF</sub>L output or AGNDR (pin 27) for the V<sub>REF</sub>R output. It is recommended to have at least a 0.1µF X7R ceramic chip capacitor connected in parallel with a 33µF low ESR tantalum chip capacitor for de-coupling purposes. The V<sub>REF</sub>L and V<sub>REF</sub>R outputs should not be utilized to bias external circuitry, because they are not buffered. Use the V<sub>COM</sub>L (pin 3) and V<sub>COM</sub>R (pin 26) outputs to bias external circuitry, as described in the following paragraphs.

Refer to the *Applications Information* section of this datasheet for the recommended voltage reference pin connections.

The PCM4202 analog inputs are internally biased to approximately V<sub>CC</sub>/2. This bias voltage is referred to as the common mode voltage, and is output at V<sub>COM</sub>L (pin 3) and V<sub>COM</sub>R (pin 26), corresponding to the Left and Right channels, respectively. These outputs provide a level shifting voltage for biasing external input buffer circuitry. Although the V<sub>COM</sub>L and V<sub>COM</sub>R outputs are internally buffered, the output current is limited to a few hundred  $\mu$ A. It is recommended to connect these pins to external nodes with greater than 1M $\Omega$  impedance, or to buffer the outputs with a voltage follower circuit when driving multiple external or low impedance nodes.

Refer to the *Applications Information* section of this datasheet for an example input buffer circuit that utilizes the common-mode bias voltage outputs.

#### SYSTEM CLOCK INPUT

The PCM4202 requires an external system clock, from which the modulator oversampling and digital sub-system clocks are derived. The system clock is applied at the SCKI input (pin 18). The frequency of the system clock is dependent upon the desired PCM output sampling frequency or DSD data rate, along with the sampling mode selection. Table 1 shows the corresponding system clock frequencies for common output sampling and data rates, along with the corresponding sampling modes. Timing requirements for the system clock are shown in Figure 2.

|               | SAMPLING FREQUENCY, fs               | SYSTEM CLOCK FREQUENCY (MHz) |                   |                   |         |         |                   |  |
|---------------|--------------------------------------|------------------------------|-------------------|-------------------|---------|---------|-------------------|--|
| SAMPLING MODE | (kHz)                                | 128f <sub>S</sub>            | 192f <sub>S</sub> | 256f <sub>S</sub> | 384fS   | 512fS   | 768f <sub>S</sub> |  |
| Single Rate   | 32                                   | n/a                          | n/a               | 8.192             | 12.288  | 16.384  | 24.576            |  |
| Single Rate   | 44.1                                 | n/a                          | n/a               | 11.2896           | 16.9344 | 22.5792 | 33.8688           |  |
| Single Rate   | 48                                   | n/a                          | n/a               | 12.288            | 18.432  | 24.576  | 36.864            |  |
| Dual Rate     | 88.2                                 | n/a                          | n/a               | 22.5792           | 33.8688 | n/a     | n/a               |  |
| Dual Rate     | 96                                   | n/a                          | n/a               | 24.576            | 36.864  | n/a     | n/a               |  |
| Quad Rate     | 176.4                                | 22.5792                      | 33.8688           | n/a               | n/a     | n/a     | n/a               |  |
| Quad Rate     | 192                                  | 24.576                       | 36.864            | n/a               | n/a     | n/a     | n/a               |  |
| DSD Output    | 128f <sub>S</sub> Data (Single Rate) | n/a                          | n/a               | 11.2896           | 16.9344 | 22.5792 | 33.8688           |  |
| DSD Output    | 64f <sub>S</sub> Data (Dual Rate)    | n/a                          | n/a               | 11.2896           | 16.9344 | n/a     | n/a               |  |

#### Table 1. System Clock Frequencies for Common Output Sampling and Data Rates





#### Figure 2. System Clock Timing Requirements

#### SAMPLING MODES

The PCM4202 may be operated in one of three PCM sampling modes, or at one of two DSD output data rates. The PCM sampling modes are referred to as Single Rate, Dual Rate, and Quad Rate.

Single Rate mode is utilized for sampling rates up to 54kHz. The delta-sigma modulator oversamples the analog input signal by a rate equal to 128 times the desired output sampling rate.

Dual Rate mode is utilized for sampling rates higher than 54kHz and up to 108kHz. The delta-sigma modulator oversamples the analog input signal by a rate equal to 64 times the desired output sampling rate.

Quad Rate mode is utilized for sampling frequencies higher than 108kHz and up to 216kHz. The delta-sigma modulator oversamples the analog input signal by a rate equal to 32 times the desired output sampling rate.

For DSD output data, the user may select either  $64f_S$  or  $128f_S$  oversampled data rates, where  $f_S$  is the base sampling rate, which is 44.1kHz for Super Audio CD (SACD) applications. The  $64f_S$  data rate is analogous to the Dual Rate PCM sampling mode, where the analog input signal is oversampled by a rate equal to 64 times the base sampling rate. The  $128f_S$  data rate corresponds to the Single Rate PCM sampling mode, where the analog input signal is oversampled by a rate equal to 128 times the base sampling rate.

Table 1 indicates the sampling mode utilized for common system clock and sampling rate combinations. The FS0 (pin 9), FS1 (pin 10), and FS2 (pin 11) inputs are utilized to select the sampling mode for the PCM4202. If the state of the sampling mode pins is changed any time after power-up reset initialization, the user should issue an external forced reset to re-initialize the PCM4202. Table 2, Table 3, and Table 4 indicate the sampling mode selections for PCM Master and Slave mode operation, as well as the DSD Output mode.

#### Table 2. Sampling Mode Selection for PCM Master Mode Operation

| FS2 | FS1 | FS0 | SAMPLING MODE WITH<br>SYSTEM CLOCK RATE                |
|-----|-----|-----|--------------------------------------------------------|
| 0   | 0   | 0   | Single Rate with f <sub>SCKI</sub> = 768f <sub>S</sub> |
| 0   | 0   | 1   | Single Rate with $f_{SCKI} = 512 f_{S}$                |
| 0   | 1   | 0   | Single Rate with $f_{SCKI} = 384 f_{S}$                |
| 0   | 1   | 1   | Single Rate with $f_{SCKI} = 256 f_{S}$                |
| 1   | 0   | 0   | Dual Rate with $f_{SCKI} = 384 f_{S}$                  |
| 1   | 0   | 1   | Dual Rate with $f_{SCKI} = 256 f_{S}$                  |
| 1   | 1   | 0   | Quad Rate with fSCKI = 192fS                           |
| 1   | 1   | 1   | Quad Rate with fSCKI = 128fS                           |

| Table 3 | 3. | Sampling | Mode  | Selection | for | РСМ | Slave |
|---------|----|----------|-------|-----------|-----|-----|-------|
|         |    | · M      | ode O | peration  |     |     |       |

| FS2 | FS1 | FS0 | SAMPLING MODE                         |
|-----|-----|-----|---------------------------------------|
| 0   | 0   | 0   | Single Rate with Clock Auto-Detection |
| 0   | 0   | 1   | Dual Rate with Clock Auto-Detection   |
| 0   | 1   | 0   | Quad Rate with Clock Auto-Detection   |
| 0   | 1   | 1   | Reserved                              |
| 1   | 0   | 0   | Reserved                              |
| 1   | 0   | 1   | Reserved                              |
| 1   | 1   | 0   | Reserved                              |
| 1   | 1   | 1   | Reserved                              |

#### Table 4. Sampling Mode Selection for DSD Output Mode Operation

| FS2 | FS1 | FS0 | SAMPLING MODE                                                |
|-----|-----|-----|--------------------------------------------------------------|
| 0   | 0   | 0   | 128fs DSD Output Rate with fSCKI = 768fs                     |
| 0   | 0   | 1   | 128f <sub>S</sub> DSD Output Rate with $f_{SCKI} = 512f_{S}$ |
| 0   | 1   | 0   | 128f <sub>S</sub> DSD Output Rate with $f_{SCKI} = 384f_{S}$ |
| 0   | 1   | 1   | 128fs DSD Output Rate with fSCKI = 256fs                     |
| 1   | 0   | 0   | $64f_S DSD Output Rate with f_{SCKI} = 384f_S$               |
| 1   | 0   | 1   | $64f_S DSD Output Rate with f_{SCKI} = 256f_S$               |
| 1   | 1   | 0   | Reserved                                                     |
| 1   | 1   | 1   | Reserved                                                     |

#### **AUDIO DATA FORMATS**

As mentioned previously, the PCM4202 supports 24-bit linear PCM output data, as well as 1-bit DSD output data. The available data formats are dependent upon whether the PCM4202 is configured in Slave or Master mode. The S/ $\overline{M}$  (pin 8), FMT0 (pin 6), and FMT1 (pin 7) inputs are utilized to select either Slave or Master mode and the corresponding audio data format.

In Slave mode, the PCM bit and left/right clocks (BCK and LRCK) are configured as input pins. DSD data formats are not supported in Slave mode. Slave mode supports commonly used PCM audio data formats, including Left Justified, Right Justified, and Philips I<sup>2</sup>S.

In Master mode, the PCM bit and left/right clocks (BCK and LRCK respectively) are configured as output pins, and are derived from the system clock input (SCKI). Alternatively, the DSD output data may be provided at the port output.

Table 5 shows the available data format selections. Figure 3 and Figure 4 illustrate the PCM and DSD data formats.

#### **Table 5. Audio Data Format Selection**

| FMT1 | FMT0 | AUDIO DATA FORMAT            |
|------|------|------------------------------|
| 0    | 0    | 24-bit Left Justified        |
| 0    | 1    | 24-bit I <sup>2</sup> S      |
| 1    | 0    | 24-bit Right Justified       |
| 1    | 1    | 1-bit DSD (Master Mode Only) |



Figure 3. PCM Data Formats: Left Justified, Right Justified, and Philips I<sup>2</sup>S





Figure 4. DSD Output Data Format

#### AUDIO SERIAL PORT OPERATION

This section provides additional details regarding the PCM4202 audio serial port, utilized for 24-bit linear PCM or 1-bit DSD output data. PCM output operation will be described in this section, while DSD output mode operation will be described in the following section.

For PCM data formats, the serial port is comprised of three signals: BCK (pin 16), LRCK (pin 17), and DATA (pin 15). The BCK signal functions as the data (or bit) clock for the serial audio data. The LRCK is the left/right word clock for the audio serial port. The LRCK and BCK clocks must be synchronous. The DATA signal is the serial audio data output, with data being clocked out on the falling edge of the BCK signal. DATA carries audio data for both the Left and Right channels.

As mentioned in the Audio Data Format section of this datasheet, the audio serial port can operate in Master or Slave mode. In Master mode, the BCK and LRCK clock signals are outputs, derived from the system clock input, SCKI. The BCK clock is fixed at  $128f_S$  for Single Rate sampling mode, and at  $64f_S$  for Dual or Quad Rate sampling modes. The LRCK clock operates at  $f_S$ , the output sampling rate (that is, 48kHz, 96kHz, etc.).

In Slave mode, the BCK and LRCK signals are inputs, with the clocks being generated by a master timing source, such as a DSP serial port, PLL clock synthesizer, or a crystal oscillator/divider circuit. The BCK rate is typically equal to  $128f_S$  in Single Rate sampling mode, and  $64f_S$  in Dual or Quad Rate sampling modes. Although other BCK clock rates are possible, they are not recommended as a result if potential clock phase sensitivity issues, which can degrade the dynamic performance of the PCM4202. The LRCK clock must be operated at  $f_S$ , the output sampling rate.

Figure 5 illustrates the typical audio serial port connections between a PCM4202 and an audio signal processor when using the PCM output data formats. Figure 6 illustrates the audio serial port timing for both the Master and Slave modes of operation.



Figure 5. Typical Audio Serial Port Connections for Left Justified, Right Justified, and I<sup>2</sup>S Data Formats



Figure 6. Master and Slave Mode Audio Serial Port Timing: Left Justified, Right Justified, and Philips I<sup>2</sup>S



#### **DSD OUTPUT MODE OPERATION**

The output port DSD mode operation consists of a single DSD data clock signal, DSDBCK (pin 17), along with two synchronous DSD data lines, DSDR (pin 15) and DSDL (pin 16). The data lines correspond to Right and Left channels, respectively. The DSD output rate is determined by the sampling mode settings for the device, discussed in the **Sampling Modes** section of this datasheet.

For DSD output data, the serial port is configured in Master mode, with the DSDBCK derived from the system clock input, SCKI. The DSDBCK is equivalent to the oversampling clock supplied to the delta-sigma modulators. The DSD data outputs, DSDR through DSDL, are synchronous to the DSDBCK. The clock and data lines are then connected to a data capture or processing device.

Figure 7 illustrates the DSD port timing for both the DSD output mode.

#### **HIGH-PASS FILTER**

A digital high-pass filter is available for removing the DC component of the digitized input signal. The filter is located at the output of the digital decimation filter, and is available only when using PCM output data formats. The high-pass

filter can be enabled or disabled for both the Left and Right channels using the HPFD input (pin 12). Driving the HPFD input low enables the high-pass filter. Driving the HPFD input high disables the high-pass filter.

The –3dB corner frequency for the high-pass filter scales with the output sampling rate, where  $f_{-3dB} = f_S/48000$ , where  $f_S$  is the output sampling rate.

#### **CLIPPING FLAGS**

The PCM4202 includes a clipping flag output for each channel. The outputs are designated CLIPL (pin 21) and CLIPR (pin 20), corresponding to the Left and Right channels, respectively. The clipping flags are only available when using PCM output data formats.

A clipping flag is forced high as soon as the digital output of the decimation filter exceeds the full-scale range for the corresponding channel. The clipping flag output is held high for a maximum of  $(256 \times N) / f_S$  seconds, where N = 128 for Single Rate sampling mode, 256 for Dual Rate sampling mode, and 512 for Quad Rate sampling mode. If the decimation filter output does not exceed the full-scale range during the initial hold period, the output returns to a low state upon termination of the hold period.



Figure 7. DSD Data Port Timing



#### **RESET OPERATION**

The PCM4202 includes two reset functions: power-on and externally controlled. This section describes the operation of each of these functions.

On power-up, the internal reset signal is forced low, forcing the PCM4202 into a reset state. The power-on reset circuit monitors the V<sub>DD</sub> (pin 14) and V<sub>CC</sub> (pin 22) power supplies. When the V<sub>DD</sub> supply exceeds +2.0V ( $\pm$ 400mV) and the V<sub>CC</sub> supply exceeds +4.0V ( $\pm$ 400mV), the internal reset signal is forced high. The PCM4202 then waits for the system clock input (SCKI) to become active. Once the system clock has been detected, the initialization sequence begins. The initialization sequence requires 1024 system clock periods for completion. During the initialization sequence, the ADC output data pins are

forced low. Once the initialization sequence is completed, the PCM4202 output is enabled. Figure 8 shows the power-on reset sequence timing.

The user may force a reset initialization sequence at any time while the system clock input is active by utilizing the RST input (pin 19). The RST input is active low, and requires a minimum low pulse width of 40ns. The low-to-high transition of the applied reset signal forces an initialization sequence to begin. As in the case of the power-on reset, the initialization sequence requires 1024 system clock periods for completion. Figure 9 illustrates the reset sequence initiated when using the RST input.

Figure 10 shows the state of the audio data outputs for the PCM4202 before, during and after the reset operations.



Figure 8. Power-On Reset Sequence





Figure 9. External Reset Sequence



Figure 10. ADC Digital Output State for Reset Operations



#### **POWER-DOWN OPERATION**

The PCM4202 can be forced to a power-down state by applying a low level to the RST input (pin 19) for a minimum of 65,536 system clock cycles. In power-down mode, all internal clocks are stopped, and output data pins are forced low. The system clock may then be removed to conserve additional power. Before exiting power-down mode, the system and audio clocks should be restarted. Once the clocks are active, the RST input may be driven high, which initiates a reset initialization sequence. Figure 11 illustrates the state of the output data pins during before, during, and upon exiting the power-down state.

### **APPLICATIONS INFORMATION**

A typical connection diagram for the PCM4202 is shown in Figure 12. Capacitors for power supply and reference bypassing are shown with recommended values. Bypass capacitors should be located as close as possible to the power supply and reference pins of the PCM4202. Due to its small size, the  $0.1\mu$ F capacitor can be located on the component (top) side of the board, while the larger  $33\mu$ F capacitor can be located on the solder (bottom) side of the board.

A single ground plane is utilized for the analog and digital ground connections. This approach ensures a low impedance connection between the analog and digital ground pins. The +5V analog and +3.3V digital power connections are provided from separate supplies.

TRUMENTS www.ti.com

Figure 13 illustrates an example input buffer circuit, designed for balanced differential input signals. This circuit is utilized on the PCM4202EVM evaluation board. The 2.7nF and 100pF capacitors shown at the output of the buffer should be located as close as possible to the analog input pins of the PCM4202. The buffer shown in Figure 13 can be easily made to function as a single ended to differential converter by simply grounding the (–) input terminal of the buffer circuit.

The input impedance for the V<sub>COM</sub>IN pin of the OPA1632 is relatively low and will load down the V<sub>COM</sub>L or V<sub>COM</sub>R outputs from the PCM4202. A voltage follower circuit is required to buffer these outputs, with a typical circuit configuration shown in Figure 14. An OPA227 is utilized as the buffer for the PCM4202EVM evaluation board. However, alternative op amps with comparable performance may be substituted.



Figure 11. ADC Digital Output State for Power-Down Operations





Figure 12. Typical Connection Diagram

PCM4202





Figure 13. Example Input Buffer Circuit



Figure 14. Example Buffer Circuit for  $V_{\mbox{COM}}L$  and  $V_{\mbox{COM}}R$ 



#### **COMPATIBILITY WITH THE PCM1804**

Although the PCM4202 and PCM1804 are pin- and function-compatible, there are a few differences between the two devices that the designer should be aware of. These differences are noted here for clarity.

- The full-scale input of the PCM4202 is 6.0V<sub>PP</sub> differential, while it is 5.0V<sub>PP</sub> for the PCM1804. This is a result of the PCM4202 having an internal +3.0V voltage reference, and the PCM1804 having an internal +2.5V voltage reference.
- The PCM1804 includes +5V tolerant digital inputs. The PCM4202 does not include these because the digital inputs are designed for interfacing to +3.3V logic.
- The reset pin (RST) pin of the PCM4202 has an internal pull-up resistor. For the PCM1804, this pin has an internal pull-down resistor.

- When operating in Master mode with Single Rate sampling selected, the audio serial port bit clock (BCK) is equal to 64f<sub>S</sub> for the PCM1804, while the BCK rate is equal to 128f<sub>S</sub> for the PCM4202.
- The following pins on the PCM4202 and PCM1804 have different names, but they perform the same functions.

| TERMINAL<br>NUMBER | PCM4202<br>TERMINAL NAME | PCM1804<br>TERMINAL NAME |
|--------------------|--------------------------|--------------------------|
| 9                  | FS0                      | OSR0                     |
| 10                 | FS1                      | OSR1                     |
| 11                 | FS2                      | OSR2                     |
| 12                 | HPFD                     | BYPAS                    |
| 20                 | CLIPR                    | OVFR                     |
| 21                 | CLIPL                    | OVFL                     |



www.ti.com

#### **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | C |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|---|
| PCM4202DB        | ACTIVE        | SSOP         | DB                 | 28   | 50             | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  |   |
| PCM4202DBR       | ACTIVE        | SSOP         | DB                 | 28   | 1000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  |   |
| PCM4202DBT       | ACTIVE        | SSOP         | DB                 | 28   | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  |   |
| PCM4202DBTG4     | ACTIVE        | SSOP         | DB                 | 28   | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  |   |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including to do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in spreference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000pp flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/E lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information

Addendum-Page 1



continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis o TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer o

Addendum-Page 2

# PACKAGE MATERIALS INFORMATION

WWW.ti.com

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PCM4202DBR | SSOP            | DB                 | 28   | 1000 | 330.0                    | 16.4                     | 8.45       | 10.55      | 2.5        | 12.0       | 16.2      | Q1               |
| PCM4202DBT | SSOP            | DB                 | 28   | 250  | 180.0                    | 16.4                     | 8.45       | 10.55      | 2.5        | 12.0       | 16.2      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

30-Dec-2020



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| PCM4202DBR | SSOP         | DB              | 28   | 1000 | 853.0       | 449.0      | 35.0        |
| PCM4202DBT | SSOP         | DB              | 28   | 250  | 210.0       | 185.0      | 35.0        |

# **DB0028A**



# PACKAGE OUTLINE

# SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



# **DB0028A**

# **EXAMPLE BOARD LAYOUT**

### SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DB0028A

# **EXAMPLE STENCIL DESIGN**

### SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated